Notifications can be turned off anytime from settings.
Item(s) Added To cart
Qty.
Something went wrong. Please refresh the page and try again.
Something went wrong. Please refresh the page and try again.
Exchange offer not applicable. New product price is lower than exchange product price
Please check the updated No Cost EMI details on the payment page
Exchange offer is not applicable with this product
Exchange Offer cannot be clubbed with Bajaj Finserv for this product
Product price & seller has been updated as per Bajaj Finserv EMI option
Please apply exchange offer again
Your item has been added to Shortlist.
View AllYour Item has been added to Shopping List
View All
You will be notified when this product will be in stock
Course Highlights
Understand concepts behind OVM and UVM Verification methodologies
Start coding and build testbenches using UVM or OVM Verification metho
Add key skills important for a Verificaiton Job in VLSI industry
Course Description
What does the course offer ?
The Verification industry is adopting SystemVerilog based UVM Methodology at a rapid pace for most of the current ASIC/SOC Designs and is considered as a key skill for any job in the front end VLSI design/verification jobs.
This course teaches
Basic concepts of two (similar) methodologies - OVM and UVM -
Coding and building actual testbenches based on UVM from grounds up.
Plenty of examples along with assignments (all examples uses UVM)
Quizzes and Discussion forums
Hands on assignment to build a complete UVM Verification environent for a most popular SOC Bus protocol - APB Bus
Course Package :
The course is structured into 5 sections and about 30+ short video lectures that covers about 5+ hours of lecture contents.
Plenty of reference code examples are used in lectures to illustrate the learning concepts.
Additionally - one of the section is dedicated for a project assignment and students are guided for actual coding and implementation of a Verification environment for a popular SOC bus protocol using UVM methodology.
Who should take this course?
Verification engineers who have basic understanding of SystemVerilog but new to OVM/UVM methodology
Students passing out of VLSI/DigitalDesign/Microelectronics looking for a job in front end of VLSI design
Any VLSI front end design/verification engineer who wants to increase their job opportunities and skills
What makes the course unique?
This is the only comprehensive online course that will teach you about SystemVerilog based UVM methodology online
What will you get at the end of course?
At the end of the course , you will be able to
Understand concepts behind OVM and UVM Verification methodologies
Start coding and build testbenches using UVM or OVM Verification methodology
Be able to stand apart from others looking for a job the Semiconductor Verification industry
What are the pre-requisites for the course?
Basic understanding of Functional Verification concepts
Basic understanding of SystemVerilog and object oriented concepts
Motivation to learn and discuss questions in the Forums
What other study materials are recommended?
A copy of IEEE1800-2012 spec for SystemVerilog language will be used as reference and is freely downloadable
A copy of UVM userguide is available for download at www.accelera.org
In addition - few lectures will refer to useful papers and publications in Verificaiton conferences that would be highly useful
About the Instructor
Ramdas MozhikunnathBangalore, India
Expert and Passionate Verification Engineer having several years of experience in design verification of complex Microprocessors, ASIC and SOC designs at major semiconductor companies like Intel, IBM and other exciting startups. Passionate in continuous learning of new and interesting technologies and always ready to share knowledge and help others.
Learn Everything, Anywhere, Anytime
India's Largest Online Education Marketplace
The images represent actual product though color of the image and product may slightly differ.
Register now to get updates on promotions and
coupons. Or Download App